VLSI Design and Verification Trainer
Vị trí này tại HCL GUVI yêu cầu làm việc từ xa tại Việt Nam, hợp đồng toàn thời gian, đảm nhiệm đào tạo về thiết kế và xác minh ASIC cũng như hướng dẫn kỹ sư thiết kế vật lý. Ứng viên sẽ chịu trách nhiệm thiết kế, xây dựng môi trường xác minh, lập trình mã RTL, mentoring kỹ sư junior và phối hợp nhiều nhóm để hoàn thành mục tiêu kỹ thuật. Quyền lợi, mức thu nhập sẽ trao đổi khi phỏng vấn.
Yêu cầu ứng viên có bằng ĐH/CĐ ngành Kỹ thuật Điện, Điện tử, CNTT, thành thạo Verilog/SystemVerilog, UVM, ngôn ngữ script (Perl, Python), kinh nghiệm thiết kế vật lý Cadence Innovus/Synopsys ICC2 và có kỹ năng mentor, giải quyết vấn đề tốt.
Title: VLSI Design and Verification Trainer - (Vietnam)
Company: HCL GUVI
Company description:
HCL GUVI (Grab Your Vernacular Imprint)
An HCL Group Company | 3M+ Learners | 19 Languages | 1000+ Hiring Companies
Master Tech Skills in your Native Language
Location: Chennai & Noida
Established in 2014 and acquired by the HCL Group in 2022, HCL GUVI is dedicated to providing effective and high-quality learning and skilling programs that transcend language barriers in technology education. HCL GUVI today is trusted by over 3 million learners and 2000+ corporate partners. To learn more, please visit www.guvi.in.
Primary description: HCL GUVI · Vietnam (Remote)
ASIC Design and Verification Mentor - Front END
Job Description: We are seeking a highly skilled and motivated ASIC Design and Verification Engineer to join our dynamic team. The successful candidate will be responsible for designing, implementing, and verifying complex ASIC designs for cutting-edge semiconductor products. This role requires expertise in digital design, verification methodologies, and proficiency in scripting and programming languages. Additionally, the candidate should possess strong problem-solving skills and the ability to work effectively in a collaborative environment.
Responsibilities:
- Architect and implement digital ASIC designs meeting performance, power, and area requirements.
- Develop and execute verification plans using industry-standard methodologies such as UVM (Universal Verification Methodology).
- Write and debug RTL (Register Transfer Level) code in Verilog/SystemVerilog.
- Create and maintain verification environments, including testbenches, models, and functional coverage.
- Collaborate with cross-functional teams including physical design, software, and validation to ensure successful tape-out.
- Analyze and debug simulation failures and work closely with design teams to resolve issues.
- Participate in design reviews, providing feedback and guidance to improve design quality and efficiency.
- Stay current with industry trends and advancements in ASIC design and verification methodologies.
Qualifications:
- Bachelor's/Master's degree in Electrical Engineering, Computer Engineering, or related field.
- Solid understanding of digital design fundamentals and ASIC design flow.
- Proficiency in Verilog/SystemVerilog and experience with ASIC design tools Synopsys).
- Familiarity with verification methodologies such as UVM and scripting languages (e.g., Perl, Python).
- Experience with FPGA prototyping and emulation platforms is a plus.
- Strong analytical and problem-solving skills.
- Excellent communication and teamwork abilities.
- Ability to thrive in a fast-paced, dynamic environment.
Physical Design Mentor
Job Role: We are seeking an experienced Physical Design Mentor to provide guidance and mentorship to our team of physical design engineers. The ideal candidate will have extensive hands-on experience in all aspects of the physical design flow, including floorplanning, placement, routing, timing closure, and physical verification. This role requires strong leadership skills, excellent communication abilities, and a passion for developing talent within the organization.
Responsibilities:
- Mentor and coach junior physical design engineers, providing technical guidance and support throughout the design process.
- Review and provide feedback on floorplans, placement, and routing strategies to ensure optimal design quality and performance.
- Guide the team in achieving timing closure targets through effective timing analysis and optimization techniques.
- Collaborate with cross-functional teams including RTL design, verification, and backend implementation to address design challenges and meet project goals.
- Develop and maintain best practices, methodologies, and guidelines for physical design implementation.
- Stay current with industry trends and advancements in physical design methodologies and tools.
- Contribute to the continuous improvement of the physical design flow, identifying areas for optimization and efficiency gains.
Qualifications:
- Bachelor's/Master's degree in Electrical Engineering, Computer Engineering, or related field.
- Extensive experience in physical design implementation for complex ASIC designs.
- Proficiency in EDA tools such as Cadence Innovus, Synopsys ICC2, or similar tools.
- Strong understanding of deep sub-micron process technologies and associated physical design challenges.
- Excellent problem-solving skills and the ability to troubleshoot complex design issues.
- Effective communication and leadership abilities, with a track record of mentoring junior engineers.
- Proven ability to work collaboratively in a fast-paced, dynamic environment.
Location: Vietnam
Similar Jobs





